## CSC258H1: Pre-lab Exercise for Lab 7

Wang, Weiqing

Due: March 11th, 2018 before 12 a.m.

## 1 Part I

1. You will now create a memory module that you can include into your design. First, select Tools → IP Catalog. Note that the IP Catalog usually shows up as a pane on the right side of the Quartus Window, and may have already been there by default.



2. In the IP Catalog pane, expand Installed IP  $\rightarrow$  Library  $\rightarrow$  Basic Functions  $\rightarrow$  On Chip Memory, then double-click on RAM:1-PORT.



3. Browse to the folder or directory where you want to build your project. This is where the file for the memory module will be created. Call the file ram32x4.v. Choose the IP variation to be Verilog and click OK.



4. Select a 4-bit wide (width of 'q' output bus) memory with 32 words. Leave the memory block type as Auto and use a Single Clock. Observe how the memory block diagram on the left side of the window changes automatically as you change different parameters. Pay particular attention to the fact that registers that hold the address, data and write enable signals are included in the block diagram. This means they will be part of the memory module, and you do NOT need to add extra registers outside the memory module. Click Next.



5. **Deselect** q as a registered port.



6. Click Finish and Finish again to generate the new Verilog file, ram32x4.v.



7. Examine the newly created Verilog file. Observe that it declares a module with the required ports as shown in Figure 1. You can now instantiate the module into any design.

```
ram32x4.v
● Open ▼ Æ
                                                                                                                                Save ≡
// megafunction wizard: %RAM: 1-PORT%
  GENERATION: STANDARD
  VERSION: WM1.0
// MODULE: altsyncram
  File Name: ram32x4.v
  Megafunction Name(s):
                        altsvncram
  Simulation Library Files(s):
                       altera mf
  THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
  18.1.0 Build 625 09/12/2018 SJ Lite Edition
//Copyright (C) 2018 Intel Corporation. All rights reserved.
//Your use of Intel Corporation's design tools, logic functions
//and other software and tools, and its AMPP partner logic
//functions, and any output files from any of the foregoing
//(including device programming or simulation files), and any
//associated documentation or information are expressly subject
 to the terms and conditions of the Intel Program License
//Subscription Agreement, the Intel Quartus Prime License Agreement,
//the Intel FPGA IP License Agreement, or other applicable license
/agreement, including, without limitation, that your use is for
//the sole purpose of programming logic devices manufactured by
//Intel and sold by Intel or its authorized distributors.
//refer to the applicable agreement for further details.
                                                                                                Verilog ▼ Tab Width: 8 ▼
                                                                                                                       Ln 1, Col 1
```

8. Simulate the created memory module using ModelSim for a variety of input settings, ensuring the output waveforms are correct. Show that you can read and write to the memory at several locations. You must include screenshots to show that you performed these simulations as part of your prelab.



9. Instantiate the ram32x4 module into a top-level Verilog module that connects to the inputs and outputs in the following way: Connect SW[3:0] to the data inputs, SW[8:4] to the address inputs, SW[9] to the Write Enable input and use KEY[0] as the clock input. Show the address on HEX5 and HEX4, the input data on HEX2 and the data output of the memory on HEX0.

```
1// megafunction wizard: %RAM: 1-PORT%
```

```
2 // GENERATION: STANDARD
3 // VERSION: WM1.0
4// MODULE: altsyncram
7// File Name: ram32x4.v
8// Megafunction Name(s):
9 //
            altsyncram
10 //
11 // Simulation Library Files(s):
            altera_mf
15 // THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
17 // 17.0.0 Build 595 04/25/2017 SJ Lite Edition
21 //Copyright (C) 2017 Intel Corporation. All rights reserved.
22//Your use of Intel Corporation's design tools, logic functions
23 //and other software and tools, and its AMPP partner logic
24 //functions, and any output files from any of the foregoing
25 //(including device programming or simulation files), and any
26 //associated documentation or information are expressly subject
27//to the terms and conditions of the Intel Program License
28 // Subscription Agreement, the Intel Quartus Prime License Agreement,
29 // the Intel MegaCore Function License Agreement, or other
30 //applicable license agreement, including, without limitation,
31 //that your use is for the sole purpose of programming logic
32 //devices manufactured by Intel and sold by Intel or its
33 //authorized distributors. Please refer to the applicable
34 //agreement for further details.
37 // synopsys translate_off
38 'timescale 1 ps / 1 ps
39 // synopsys translate_on
41 module ram (
        input [9:0] SW,
        input [0:0] KEY,
43
        output [6:0] HEX5,
        output [6:0] HEX4,
45
        output [6:0] HEX2,
        output [6:0] HEXO
            );
49
     wire [3:0] memory_out;
     ram32x4 r0(
51
        .address(SW[8:4]),
        .clock(KEY[0]),
53
        .data(SW[3:0]),
        .wren(SW[9]),
55
        .q(memory_out[3:0]));
```

```
//input data
58
      hex_decoder H2(
59
           .hex_digit(SW[3:0]),
60
           .segments(HEX2)
           );
62
63
      //output of memory
      hex_decoder HO(
65
           .hex_digit(memory_out[3:0]),
           .segments(HEXO)
67
           );
69
      //address
70
      wire [3:0] W;
71
      assign W[3:0] = {3'b000, SW[8]};
72
73
      hex_decoder H5(
           .hex_digit(W[3:0]),
75
           .segments(HEX5)
76
           );
77
      hex_decoder H4(
78
           .hex_digit(SW[7:4]),
79
           .segments(HEX4)
           );
81
82 endmodule
85 module ram32x4 (
      address,
86
      clock,
      data,
88
      wren,
      q);
90
                [4:0]
      input
                        address;
92
      input
                  clock;
                [3:0]
      input
                        data;
94
      input
                  wren;
      output
                [3:0] q;
97 'ifndef ALTERA_RESERVED_QIS
98 // synopsys translate_off
99 'endif
      tri1
                  clock;
101 'ifndef ALTERA_RESERVED_QIS
102 // synopsys translate_on
103 'endif
104
      wire [3:0] sub_wire0;
105
      wire [3:0] q = sub_wire0[3:0];
107
                    altsyncram_component (
      altsyncram
                    .address_a (address),
109
                    .clock0 (clock),
110
                    .data_a (data),
111
                    .wren_a (wren),
112
                    .q_a (sub_wire0),
113
```

```
.aclr0 (1'b0),
114
                  .aclr1 (1'b0),
115
                  .address_b (1'b1),
116
                  .addressstall_a (1'b0),
117
                  .addressstall_b (1'b0),
118
                  .byteena_a (1'b1),
119
                  .byteena_b (1'b1),
                  .clock1 (1'b1),
121
                  .clocken0 (1'b1),
                  .clocken1 (1'b1),
123
                  .clocken2 (1'b1),
                  .clocken3 (1'b1),
125
                  .data_b (1'b1),
                  .eccstatus (),
127
                  .q_b (),
                  .rden_a (1'b1),
129
                  .rden_b (1'b1),
                  .wren_b (1'b0));
131
      defparam
132
          altsyncram_component.clock_enable_input_a = "BYPASS",
133
          altsyncram_component.clock_enable_output_a = "BYPASS",
134
          altsyncram_component.intended_device_family = "Cyclone V",
          altsyncram_component.lpm_hint = "ENABLE_RUNTIME_MOD=NO",
136
          altsyncram_component.lpm_type = "altsyncram",
137
          altsyncram_component.numwords_a = 32,
138
          altsyncram_component.operation_mode = "SINGLE_PORT",
          altsyncram_component.outdata_aclr_a = "NONE",
140
          altsyncram_component.outdata_reg_a = "UNREGISTERED"
          altsyncram_component.power_up_uninitialized = "FALSE",
142
          altsyncram_component.read_during_write_mode_port_a = "NEW_DATA_NO_NBE_READ",
          altsyncram_component.widthad_a = 5,
144
          altsyncram_component.width_a = 4,
          altsyncram_component.width_byteena_a = 1;
146
148
149 endmodule
151 // -----
152 // CNX file retrieval info
154 // Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "O"
155 // Retrieval info: PRIVATE: AclrAddr NUMERIC "O"
156 // Retrieval info: PRIVATE: AclrByte NUMERIC
157 // Retrieval info: PRIVATE: AclrData NUMERIC "O"
158 // Retrieval info: PRIVATE: AclrOutput NUMERIC "O"
159 // Retrieval info: PRIVATE: BYTE_ENABLE NUMERIC "O"
160 // Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
161 // Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
162 // Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "O"
163 // Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "O"
164 // Retrieval info: PRIVATE: Clken NUMERIC "O"
165 // Retrieval info: PRIVATE: DataBusSeparated NUMERIC "1"
166 // Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "O"
167 // Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_A"
168 // Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "O"
169 // Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone V"
```

```
170 // Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "O"
171 // Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
172 // Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "O"
173 // Retrieval info: PRIVATE: MIFfilename STRING ""
174 // Retrieval info: PRIVATE: NUMWORDS_A NUMERIC "32"
175 // Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "O"
176 // Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"
177 // Retrieval info: PRIVATE: RegAddr NUMERIC "1"
178 // Retrieval info: PRIVATE: RegData NUMERIC "1"
179 // Retrieval info: PRIVATE: RegOutput NUMERIC "O"
180 // Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "O"
181 // Retrieval info: PRIVATE: SingleClock NUMERIC "1"
182 // Retrieval info: PRIVATE: UseDQRAM NUMERIC "1"
183 // Retrieval info: PRIVATE: WRCONTROL_ACLR_A NUMERIC "O"
184 // Retrieval info: PRIVATE: WidthAddr NUMERIC "5"
185 // Retrieval info: PRIVATE: WidthData NUMERIC "4"
186 // Retrieval info: PRIVATE: rden NUMERIC "O"
187 // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
188 // Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
189 // Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_A STRING "BYPASS"
190 // Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone V"
191 // Retrieval info: CONSTANT: LPM_HINT STRING "ENABLE_RUNTIME_MOD=NO"
192 // Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
193 // Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "32"
194 // Retrieval info: CONSTANT: OPERATION_MODE STRING "SINGLE_PORT"
195 // Retrieval info: CONSTANT: OUTDATA_ACLR_A STRING "NONE"
196 // Retrieval info: CONSTANT: OUTDATA_REG_A STRING "UNREGISTERED"
197 // Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
198 // Retrieval info: CONSTANT: READ_DURING_WRITE_MODE_PORT_A STRING "NEW_DATA_NO_NBE_READ
199 // Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "5"
200 // Retrieval info: CONSTANT: WIDTH_A NUMERIC "4"
201 // Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
202 // Retrieval info: USED_PORT: address 0 0 5 0 INPUT NODEFVAL "address[4..0]"
203 // Retrieval info: USED_PORT: clock 0 0 0 0 INPUT VCC "clock"
204 // Retrieval info: USED_PORT: data 0 0 4 0 INPUT NODEFVAL "data[3..0]"
205 // Retrieval info: USED_PORT: q 0 0 4 0 OUTPUT NODEFVAL "q[3..0]"
206 // Retrieval info: USED_PORT: wren 0 0 0 0 INPUT NODEFVAL "wren"
207 // Retrieval info: CONNECT: @address_a 0 0 5 0 address 0 0 5 0
208 // Retrieval info: CONNECT: @clock0 0 0 0 clock 0 0 0
209 // Retrieval info: CONNECT: @data_a 0 0 4 0 data 0 0 4 0
210 // Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
211 // Retrieval info: CONNECT: q 0 0 4 0 @q_a 0 0 4 0
212 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4.v TRUE
213 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4.inc FALSE
214 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4.cmp FALSE
215 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4.bsf FALSE
216 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4_inst.v FALSE
217 // Retrieval info: GEN_FILE: TYPE_NORMAL ram32x4_bb.v TRUE
218 // Retrieval info: LIB_FILE: altera_mf
219
module hex_decoder(hex_digit, segments);
      input [3:0] hex_digit;
      output reg [6:0] segments;
223
      always @(*)
```

```
case (hex_digit)
226
               4'h0: segments = 7'b100_0000;
227
               4'h1: segments = 7'b111_1001;
               4'h2: segments = 7'b010_0100;
229
               4'h3: segments = 7'b011_0000;
230
               4'h4: segments = 7'b001_1001;
231
               4'h5: segments = 7'b001_0010;
               4'h6: segments = 7'b000_0010;
233
               4'h7: segments = 7'b111_1000;
               4'h8: segments = 7'b000_0000;
235
               4'h9: segments = 7'b001_1000;
               4'hA: segments = 7'b000_1000;
237
               4'hB: segments = 7'b000_0011;
               4'hC: segments = 7'b100_0110;
239
               4'hD: segments = 7'b010_0001;
               4'hE: segments = 7'b000_0110;
241
               4'hF: segments = 7'b000_1110;
               default: segments = 7'h7f;
243
           endcase
245 endmodule
```

10. Draw a schematic describing the circuit as part of your preparation.



## 2 Part II

1. Design (draw the schematic and write Verilog code by adding to the provided skeleton code in lab7-part2.zip) and simulate a datapath that implements the required functionality. Note that the provided skeleton code incorporates the VGA adapter. Your simulation for this part should only include the datapath only, and not the FSM or the VGA adapter. Include schematics, Verilog code, and screenshots of simulation output in your prelab.

```
nodule datapath(
      input clk, resetn, ld_x, ld_y, ld_color,
2
      input [2:0] color_in,
      input [6:0] coordinate,
      output [7:0] x_out,
5
      output [6:0] y_out,
      output [2:0] color_out
      );
      reg [7:0] x;
10
      reg [6:0] y;
11
12
      reg [2:0] color;
      reg [3:0] counter;
13
      //reset or load
15
      always @(posedge clk) begin
           if (!resetn) begin
17
               x <= 8, b0;
               y <= 7'b0;
19
               color <= 3'b0;
           end
21
           else begin
22
               if (ld_x)
                    x <= {1'b0, coordinate};</pre>
24
               if (ld_y)
25
                    y <= coordinate;
26
               if (ld_color)
27
                    color <= color_in;</pre>
28
           end
29
      end
30
      //counter
      always @(posedge clk) begin
32
           if (!resetn)
               counter <= 4'b0000;
           else
               if (counter == 1111)
36
                    counter <= 4'b0000;
37
               else
                    counter <= counter + 1'b1;</pre>
39
      end
40
41
      assign x_out = x + counter[1:0];
42
      assign y_out = y + counter[3:2];
43
      assign color_out = color;
44
45 endmodule
```



2. Design (draw a state diagram, state table, and write Verilog code by adding to the provided skeleton code) to implement and simulate an FSM that controls the implemented datapath. Your simulation for this part should only include the FSM.

```
1 module control(
      input clk, resetn, load, go,
      output reg ld_x, ld_y, ld_color, writeEn);
      reg [2:0] current_state, next_state;
5
      localparam
                   LOAD_X = 3'b000,
                   LOAD_X_WAIT = 3'b001,
                   LOAD_Y_C = 3'b010,
                   LOAD_Y_C_WAIT = 3'b011,
10
                   PLOT = 3'b100;
11
      //reset
12
      always @(posedge clk) begin
13
          if (!resetn)
               current_state <= LOAD_X;</pre>
15
          else
16
               current_state <= next_state;</pre>
17
      end
18
      //state table
19
      always @(*)
20
      begin: state_table
21
          case (current_state)
22
              LOAD_X: next_state = load ? LOAD_X_WAIT : LOAD_X;
              LOAD_X_WAIT: next_state = load ? LOAD_X_WAIT : LOAD_Y_C;
24
              LOAD_Y_C: next_state = go ? LOAD_Y_C_WAIT : LOAD_Y_C;
              LOAD_Y_C_WAIT: next_state = go ? LOAD_Y_C_WAIT : PLOT;
26
              PLOT: next_state = load ? LOAD_X : PLOT;
               default: next_state = LOAD_X;
28
          endcase
      end
30
```

```
//output logic aka output of datapath control signals
31
      always @(*)
32
      begin
33
           ld_x = 1'b0;
           ld_y = 1'b0;
35
           ld_color = 1'b0;
36
           writeEn = 0;
           case (current_state)
38
               LOAD_X: ld_x = 1;
               LOAD_X_WAIT: ld_x = 1;
40
               LOAD_Y_C:
                    begin
42
                        1d_x = 0;
                        ld_y = 1;
                        ld_color = 1;
                    end
46
               LOAD_Y_C_WAIT:
                    begin
                        1d_x = 0;
49
                        ld_y = 1;
50
                        ld_color = 1;
51
                    end
52
               PLOT: writeEn = 1;
53
           endcase
      end
55
56 endmodule
```



3. Since the VGA adapter connects to an external circuit whose details you may not fully understand, it is not straightforward to simulate your entire top-level design. You should simulate the combination of the FSM and datapath circuits (and not including the VGA adapter). You should then verify that the outputs from the datapath (inputs to the VGA adapter) are correct. That is, your prelab should include a simulation that demonstrates that all of the pixel writes to the vga adapter module work as anticipated.

```
module combination(
```

```
input clk, resetn, load, go,
      input [2:0] color_in,
      input [6:0] coordinate,
      output [7:0] x_out,
      output [6:0] y_out,
      output [2:0] color_out
      );
      wire ld_x, ld_y, ld_color, writeEn;
9
10
      control c0(
11
          .clk(clk),
          .resetn(resetn),
13
          .load(load),
          .go(go),
15
          .ld_x(ld_x),
          .ld_y(ld_y),
17
          .ld_color(ld_color),
          .writeEn(writeEn)
19
      );
20
      datapath d0(
21
          .clk(clk),
22
          .color_in(color_in[2:0]),
23
          .resetn(resetn),
          .ld_x(ld_x),
25
          .ld_y(ld_y),
26
          .ld_color(ld_color),
          .coordinate(coordinate[6:0]),
28
          .x_out(x_out),
          .y_out(x_out),
30
          .color_out(color_out)
      );
32
33 endmodule
```

